

# 2.5A Regulator with Integrated High-Side MOSFET for Synchronous Buck or Boost Buck Converter

## ISL85402

The ISL85402 is a synchronous buck controller with a  $125\text{m}\Omega$  high-side MOSFET and low-side driver integrated. The ISL85402 supports a wide input voltage range from 3V to 36V. Regarding the output current capability from the thermal perspective, the ISL85402 can typically support continuous load of 2.5A under conditions of 5V  $V_{\text{OUT}}$ ,  $V_{\text{IN}}$  range of 8V to 30V, 500kHz,  $+85^{\circ}\text{C}$  ambient temperature with still air. For any specific application, the actual maximum output current depends upon the die temperature not exceeding  $+125^{\circ}\text{C}$  with the power dissipated in the IC, which is related to input voltage, output voltage, duty cycle, switching frequency, board layout and ambient temperature, etc. Refer to "Output Current" on page 13 for more details.

The ISL85402 has flexible selection of operation modes of forced PWM mode and PFM mode. In PFM mode, the quiescent input current is as low as 180 $\mu\text{A}$  (AUXVCC connected to  $V_{\text{OUT}}$ ). The load boundary between PFM and PWM can be programmed to cover wide applications.

The low-side driver can be either used to drive an external low-side MOSFET for a synchronous buck, or left unused for a standard non-synchronous buck. The low-side driver can also be used to drive a boost converter as a pre-regulator followed by a buck controlled by the same IC, which greatly expands the operating input voltage range down to 3V or lower (Refer to "Typical Application Schematic III - Boost Buck Converter" on page 5).

The ISL85402 offers the most robust current protections. It uses peak current mode control with cycle-by-cycle current limiting. It is implemented with frequency foldback under current limit condition; besides that, the hiccup overcurrent mode is also implemented to guarantee reliable operations under harsh short conditions.

The ISL85402 has comprehensive protections against various faults including overvoltage and over-temperature protections, etc.

## Features

- Ultra Wide Input Voltage Range 3V to 36V
- Optional Mode Operation
  - Forced PWM Mode
  - Selectable PFM with Programmable PFM/PWM Boundary
- 300 $\mu\text{A}$  IC Quiescent Current (PFM, No Load); 180 $\mu\text{A}$  Input Quiescent Current (PFM, No Load,  $V_{\text{OUT}}$  Connected to AUXVCC)
- Less than 3 $\mu\text{A}$  Standby Input Current (IC Disabled)
- Operational Topologies
  - Synchronous Buck
  - Non-Synchronous Buck
  - Two-Stage Boost Buck
- Programmable Frequency from 200kHz to 2.2MHz and Frequency Synchronization Capability
- $\pm 1\%$  Tight Voltage Regulation Accuracy
- Reliable Overcurrent Protection
  - Temperature Compensated Current Sense
  - Cycle-by-Cycle Current Limiting with Frequency Foldback
  - Hiccup Mode for Worst Case Short Condition
- 20 Ld 4x4 QFN Package
- Pb-Free (RoHS Compliant)

## Applications

- General Purpose
- 24V Bus Power
- Battery Power
- Point of Load
- Embedded Processor and I/O Supplies



FIGURE 1. TYPICAL APPLICATION



FIGURE 2. EFFICIENCY, SYNCHRONOUS BUCK, PFM MODE,  
 $V_{\text{OUT}} 5\text{V}$ ,  $T_A = +25^{\circ}\text{C}$

## Pin Configuration

ISL85402  
(20 LD QFN)  
TOP VIEW



## Functional Pin Descriptions

| PIN NAME  | PIN # | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|-----------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| EN        | 1     | The controller is enabled when this pin is left floating or pulled HIGH. The IC is disabled when this pin is pulled LOW. Range: 0V to 5.5V.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| FS        | 2     | To connect this pin to VCC, or GND, or left open will force the IC to have 500kHz switching frequency. The oscillator switching frequency can also be programmed by adjusting the resistor from this pin to GND.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| SS        | 3     | Connect a capacitor from this pin to ground. This capacitor, along with an internal 5µA current source, sets the soft-start interval of the converter. Also this pin can be used to track a ramp on this pin.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| FB        | 4     | This pin is the inverting input of the voltage feedback error amplifier. With a properly selected resistor divider connected from VOUT to FB, the output voltage can be set to any voltage between the power rail (reduced by maximum duty cycle and voltage drop) and the 0.8V reference. Loop compensation is achieved by connecting an RC network across COMP and FB. The FB pin is also monitored for overvoltage events.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| COMP      | 5     | Output of the voltage feedback error amplifier.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| ILIMIT    | 6     | Programmable current limit pin. With this pin connected to VCC pin, or to GND, or left open, the current limiting threshold is the set to default 3.6A; the current limiting threshold can be programmed with a resistor from this pin to GND.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| MODE      | 7     | Mode selection pin. Pull this pin to GND for forced PWM mode; to have it floating or connected to VCC will enable PFM mode when the peak inductor current is below the default threshold 700mA. The current boundary threshold between PFM and PWM can also be programmed with a resistor at this pin to ground. Check for more details in the "PFM Mode Operation" on page 12.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| PGOOD     | 8     | PGOOD is an open drain output that will be pulled low immediately under the events when the output is out of regulation (OV or UV) or EN pin pulled low. PGOOD is equipped with a fixed delay of 1000 cycles upon output power-up ( $V_O > 90\%$ ).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| PHASE     | 9, 10 | These pins are the PHASE nodes that should be connected to the output inductor. These pins are connected the source of the high-side N-channel MOSFET.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| EXT_BOOST | 11    | This pin is used to set boost mode and monitor the battery voltage that is the input of the boost converter. After VCC POR, the controller will detect the voltage on this pin, if voltage on this pin is below 200mV, the controller is set in synchronous/non-synchronous buck mode and latch in this state unless VCC is below POR falling threshold; if the voltage on this pin after VCC POR is above 200mV, the controller is set in boost mode and latch in this state. In boost mode the low-side driver output PWM with same duty cycle with upper-side driver to drive the boost switch.<br>In boost mode, this pin is used to monitor input voltage through a resistor divider. By setting the resistor divider, the high threshold and hysteresis can be programmed. When voltage on this pin is above 0.8V, the PWM output (LGATE) for the boost converter is disabled, and when voltage on this pin is below 0.8V minus the hysteresis, the boost PWM is enabled.<br>In boost mode operation, PFM is disabled when boost PWM is enabled. Check the "Boost Converter Operation" on page 13 for more details. |

## Functional Pin Descriptions (Continued)

| PIN NAME | PIN #  | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|----------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SYNC     | 12     | This pin can be used to synchronize two or more ISL85402 controllers. Multiple ISL85402 can be synchronized with their SYNC pins connected together. 180 degree phase shift is automatically generated between the master and slave ICs. The internal oscillator can also lock to an external frequency source applied on this pin with square pulse waveform (with frequency 10% higher than the IC's local frequency, and pulse width higher than 150ns). Range: 0V to 5.5V. This pin should be left floating if not used.                                                  |
| LGATE    | 13     | In synchronous buck mode, this Pin is used to drive the lower side MOSFET to improve efficiency. In non-synchronous buck when a diode is used as the bottom side power device, this pin should be connected to VCC before VCC startup to have low-side driver (LGATE) disabled. In boost mode, it can be used to drive the boost power MOSFET. The boost control PWM is same with the buck control PWM.                                                                                                                                                                       |
| PGND     | 14     | This pin is used as the ground connection of the power flow including driver. Connect it to large ground plane.                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| BOOT     | 15     | This pin provides bias voltage to the high-side MOSFET driver. A bootstrap circuit is used to create a voltage suitable to drive the internal N-channel MOSFET. The boot charge circuitries are integrated inside of the IC. No external boot diode is needed. A 1 $\mu$ F ceramic capacitor is recommended to be used between BOOT and PHASE pin.                                                                                                                                                                                                                            |
| VIN      | 16, 17 | Connect the input rail to these pins that are connected to the drain of the integrated high-side MOSFET as well as the source for the internal linear regulator that provides the bias of the IC. Range: 3V to 36V. With the part switching, the operating input voltage applied to the VIN pins must be under 36V. This recommendation allows for short voltage ringing spikes (within a couple of ns time range) due to switching while not exceeding Absolute Maximum Ratings.                                                                                             |
| SGND     | 18     | This pin provides the return path for the control and monitor portions of the IC. Connect it to quite ground plane.                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| VCC      | 19     | This pin is the output of the internal linear regulator that supplies the bias for the IC including the driver. A minimum 4.7 $\mu$ F decoupling ceramic capacitor is recommended between VCC to ground.                                                                                                                                                                                                                                                                                                                                                                      |
| AUXVCC   | 7      | This pin is the input of the auxiliary internal linear regulator which can be supplied by the regulator output after power-up. With such configuration, the power dissipation inside of the IC is reduced. The input range for this LDO is 3V to 20V. In boost mode operation, this pin works as boost output overvoltage detection pin. It detects the boost output through a resistor divider. When voltage on this pin is above 0.8V, the boost PWM disabled; and when voltage on this pin is below 0.8V minus the hysteresis, the boost PWM is enabled. Range: 0V to 20V. |
| PAD      | 21     | Bottom thermal pad. It is not connected to any electrical potential of the IC. In layout it must be connected to PCB ground copper plane with area as large as possible to effectively reduce the thermal impedance.                                                                                                                                                                                                                                                                                                                                                          |

## Ordering Information

| PART NUMBER<br>(Notes 1, 2, 3) | PART<br>MARKING  | TEMP.<br>RANGE (°C) | PACKAGE<br>(PB-Free) | PKG. DWG. # |
|--------------------------------|------------------|---------------------|----------------------|-------------|
| ISL85402IRZ                    | 85 402IRZ        | -40 to +85          | 20 Ld 4x4 QFN        | L20.4x4C    |
| ISL85402EVAL1Z                 | Evaluation Board |                     |                      |             |

### NOTES:

1. Add “-T\*” suffix for tape and reel. Please refer to [TB347](#) for details on reel specifications.
2. These Intersil Pb-free plastic packaged products employ special Pb-free material sets, molding compounds/die attach materials, and 100% matte tin plate plus anneal (e3 termination finish, which is RoHS compliant and compatible with both SnPb and Pb-free soldering operations). Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020.
3. For Moisture Sensitivity Level (MSL), please see device information page for [ISL85402](#). For more information on MSL please see techbrief [TB363](#).

## Block Diagram



## Typical Application Schematic I



(a) SYNCHRONOUS BUCK



(b) NON-SYNCHRONOUS BUCK

## Typical Application Schematic II - VCC Switch-Over to V<sub>OUT</sub>



(a) SYNCHRONOUS BUCK



(b) NON-SYNCHRONOUS BUCK

## Typical Application Schematic III - Boost Buck Converter



**Absolute Maximum Ratings**

|                                                                           |                          |
|---------------------------------------------------------------------------|--------------------------|
| VIN, PHASE .....                                                          | GND - 0.3V to +44V       |
| VCC .....                                                                 | GND - 0.3V to +6.0V      |
| AUXVCC .....                                                              | GND - 0.3V to +22V       |
| Absolute Boot Voltage, V <sub>BOOT</sub> .....                            | +50.0V                   |
| Upper Driver Supply Voltage, V <sub>BOOT</sub> - V <sub>PHASE</sub> ..... | +6.0V                    |
| All Other Pins .....                                                      | GND - 0.3V to VCC + 0.3V |
| ESD Rating                                                                |                          |
| Human Body Model .....                                                    | 2000V                    |
| Machine Model .....                                                       | 200V                     |
| Charged Device Model .....                                                | 1000V                    |
| Latchup Rating .....                                                      | 100mA                    |

**Thermal Information**

|                                                      |                      |                                                                                                                                   |
|------------------------------------------------------|----------------------|-----------------------------------------------------------------------------------------------------------------------------------|
| Thermal Resistance                                   | $\theta_{JA}$ (°C/W) | $\theta_{JC}$ (°C/W)                                                                                                              |
| ISL85402 QFN 4x4 Package (Notes 4, 5) .....          | 40                   | 3.5                                                                                                                               |
| Maximum Junction Temperature (Plastic Package) ..... |                      | +150°C                                                                                                                            |
| Maximum Storage Temperature Range .....              |                      | -65°C to +150°C                                                                                                                   |
| Pb-free reflow profile .....                         |                      | see link below<br><a href="http://www.intersil.com/pbfree/Pb-FreeReflow.asp">http://www.intersil.com/pbfree/Pb-FreeReflow.asp</a> |

**Recommended Operating Conditions**

|                                              |                    |
|----------------------------------------------|--------------------|
| Supply Voltage on V <sub>IN</sub> .....      | 3V to 36V          |
| AUXVCC .....                                 | GND - 0.3V to +20V |
| Ambient Temperature Range (Industrial) ..... | -40°C to +85°C     |
| Junction Temperature Range .....             | -40°C to +125°C    |

CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product reliability and result in failures not covered by warranty.

**NOTES:**

4.  $\theta_{JA}$  is measured in free air with the component mounted on a high effective thermal conductivity test board with "direct attach" features. See Tech Brief [TB379](#).
5. For  $\theta_{JC}$ , the "case temp" location is the center of the exposed metal pad on the package underside.

**Electrical Specifications** Refer to "Block Diagram" on page 4 and "Typical Application Schematics" on page 5. Operating Conditions Unless Otherwise Noted: V<sub>IN</sub> = 12V, or V<sub>CC</sub> = 4.5V  $\pm$ 10%, T<sub>A</sub> = -40°C to +85°C. Typical are at T<sub>A</sub> = +25°C. **Boldface limits apply over the operating temperature range, -40°C to +85°C.**

| PARAMETER                                     | SYMBOL                    | TEST CONDITIONS                                               | MIN<br>(Note 6) | TYP  | MAX<br>(Note 6) | UNITS |
|-----------------------------------------------|---------------------------|---------------------------------------------------------------|-----------------|------|-----------------|-------|
| <b>V<sub>IN</sub> PIN SUPPLY</b>              |                           |                                                               |                 |      |                 |       |
| VIN Pin Voltage Range                         |                           | VIN Pin                                                       | <b>3.05</b>     |      | <b>36</b>       | V     |
|                                               |                           | VIN Pin connected to VCC                                      | <b>3.05</b>     |      | <b>5.5</b>      | V     |
| Operating Supply Current                      | I <sub>Q</sub>            | MODE = VCC/FLOATING (PFM), no load at the output              |                 | 300  |                 | µA    |
|                                               |                           | MODE = GND (Forced PWM), V <sub>IN</sub> = 12V, Non-switching |                 | 1.2  |                 | mA    |
| Standby Supply Current                        | I <sub>Q_SBY</sub>        | EN connected to GND, V <sub>IN</sub> = 12V                    |                 | 1.8  | <b>3</b>        | µA    |
| <b>INTERNAL MAIN LINEAR REGULATOR</b>         |                           |                                                               |                 |      |                 |       |
| MAIN LDO V <sub>CC</sub> Voltage              | V <sub>CC</sub>           | V <sub>IN</sub> > 5V                                          | <b>4.2</b>      | 4.5  | <b>4.8</b>      | V     |
| MAIN LDO Dropout Voltage                      | V <sub>DROPOUT_MAIN</sub> | V <sub>IN</sub> = 4.2V, I <sub>VCC</sub> = 35mA               |                 | 0.3  | <b>0.5</b>      | V     |
|                                               |                           | V <sub>IN</sub> = 3V, I <sub>VCC</sub> = 25mA                 |                 | 0.25 | <b>0.3</b>      | V     |
| V <sub>CC</sub> Current Limit of MAIN LDO     |                           |                                                               |                 | 60   |                 | mA    |
| <b>INTERNAL AUXILIARY LINEAR REGULATOR</b>    |                           |                                                               |                 |      |                 |       |
| AUXVCC Input Voltage Range                    | V <sub>AUXVCC</sub>       |                                                               | <b>3</b>        |      | <b>20</b>       | V     |
| AUX LDO V <sub>CC</sub> Voltage               | V <sub>CC</sub>           | V <sub>AUXVCC</sub> > 5V                                      | <b>4.2</b>      | 4.5  | <b>4.8</b>      | V     |
| LDO Dropout Voltage                           | V <sub>DROPOUT_AUX</sub>  | V <sub>AUXVCC</sub> = 4.2V, I <sub>VCC</sub> = 35mA           |                 | 0.3  | <b>0.5</b>      | V     |
|                                               |                           | V <sub>AUXVCC</sub> = 3V, I <sub>VCC</sub> = 25mA             |                 | 0.25 | <b>0.3</b>      | V     |
| Current Limit of AUX LDO                      |                           |                                                               |                 | 60   |                 | mA    |
| AUX LDO Switch-over Rising Threshold          | V <sub>AUXVCC_RISE</sub>  | AUXVCC voltage rise; Switch to Auxiliary LDO                  | <b>3</b>        | 3.1  | <b>3.2</b>      | V     |
| AUX LDO Switch-over Falling Threshold Voltage | V <sub>AUXVCC_FALL</sub>  | AUXVCC voltage fall; Switch back to main BIAS LDO             | <b>2.73</b>     | 2.87 | <b>2.97</b>     | V     |
| AUX LDO Switch-over Hysteresis                | V <sub>AUXVCC_HYS</sub>   | AUXVCC Switch-over Hysteresis                                 |                 | 0.2  |                 | V     |

# ISL85402

**Electrical Specifications** Refer to “Block Diagram” on page 4 and “Typical Application Schematics” on page 5. Operating Conditions Unless Otherwise Noted:  $V_{IN} = 12V$ , or  $V_{CC} = 4.5V \pm 10\%$ ,  $T_A = -40^\circ C$  to  $+85^\circ C$ . Typical are at  $T_A = +25^\circ C$ . **Boldface** limits apply over the operating temperature range,  $-40^\circ C$  to  $+85^\circ C$ . (Continued)

| PARAMETER                               | SYMBOL                | TEST CONDITIONS                            | MIN<br>(Note 6) | TYP  | MAX<br>(Note 6) | UNITS                  |
|-----------------------------------------|-----------------------|--------------------------------------------|-----------------|------|-----------------|------------------------|
| <b>POWER-ON RESET</b>                   |                       |                                            |                 |      |                 |                        |
| Rising $V_{CC}$ POR Threshold           | $V_{PORH\_RISE}$      |                                            | <b>2.82</b>     | 2.9  | <b>3.05</b>     | V                      |
| Falling $V_{CC}$ POR Threshold          | $V_{PORL\_FALL}$      |                                            |                 | 2.6  | <b>2.8</b>      | V                      |
| $V_{CC}$ POR Hysteresis                 | $V_{PORL\_HYS}$       |                                            |                 | 0.3  |                 | V                      |
| <b>ENABLE</b>                           |                       |                                            |                 |      |                 |                        |
| Required Enable On Voltage              | $V_{ENH}$             |                                            | <b>2</b>        |      |                 | V                      |
| Required Enable Off voltage             | $V_{ENL}$             |                                            |                 |      | <b>0.8</b>      | V                      |
| <b>OSCILLATOR</b>                       |                       |                                            |                 |      |                 |                        |
| PWM Frequency                           | $F_{OSC}$             | $R_{FS} = 665\text{k}\Omega$               | <b>160</b>      | 200  | <b>240</b>      | kHz                    |
|                                         |                       | $R_{FS} = 51.1\text{k}\Omega$              | <b>1950</b>     | 2200 | <b>2450</b>     | kHz                    |
|                                         |                       | FS Pin Connected to VCC or Floating or GND | <b>450</b>      | 500  | <b>550</b>      | kHz                    |
| MIN ON Time                             | $t_{MIN\_ON}$         |                                            |                 | 130  | <b>225</b>      | ns                     |
| MIN OFF Time                            | $t_{MIN\_OFF}$        |                                            |                 | 210  | <b>325</b>      | ns                     |
| <b>REFERENCE VOLTAGE</b>                |                       |                                            |                 |      |                 |                        |
| Reference Voltage                       | $V_{REF}$             |                                            |                 | 0.8  |                 | V                      |
| System Accuracy                         |                       |                                            | <b>-1.0</b>     |      | <b>+1.0</b>     | %                      |
| FB Pin Source Current                   |                       |                                            |                 | 5    |                 | nA                     |
| <b>SOFT-START</b>                       |                       |                                            |                 |      |                 |                        |
| Soft-Start Current                      | $I_{SS}$              |                                            | <b>3</b>        | 5    | <b>7</b>        | $\mu\text{A}$          |
| <b>ERROR AMPLIFIER</b>                  |                       |                                            |                 |      |                 |                        |
| Unity Gain-Bandwidth                    |                       | $C_{LOAD} = 50\text{pF}$                   |                 | 10   |                 | MHz                    |
| DC Gain                                 |                       | $C_{LOAD} = 50\text{pF}$                   |                 | 88   |                 | dB                     |
| Maximum Output Voltage                  |                       |                                            |                 | 3.6  |                 | V                      |
| Minimum Output Voltage                  |                       |                                            |                 | 0.5  |                 | V                      |
| Slew Rate                               | SR                    | $C_{LOAD} = 50\text{pF}$                   |                 | 5    |                 | $\text{V}/\mu\text{s}$ |
| <b>PFM MODE CONTROL</b>                 |                       |                                            |                 |      |                 |                        |
| Default PFM Current Threshold           |                       | MODE = VCC or Floating                     |                 | 700  |                 | mA                     |
| <b>INTERNAL HIGH-SIDE MOSFET</b>        |                       |                                            |                 |      |                 |                        |
| Upper MOSFET $r_{DS(ON)}$               | $r_{DS(ON)\_UP}$      |                                            |                 | 125  | <b>180</b>      | $\text{m}\Omega$       |
| <b>LOW-SIDE MOSFET GATE DRIVER</b>      |                       |                                            |                 |      |                 |                        |
| LGATE Source Resistance                 |                       | 100mA Source Current                       |                 | 3.5  |                 | $\Omega$               |
| LGATE Sink Resistance                   |                       | 100mA Sink Current                         |                 | 3.3  |                 | $\Omega$               |
| <b>BOOST CONVERTER CONTROL</b>          |                       |                                            |                 |      |                 |                        |
| EXT_BOOST Boost_Off Threshold Voltage   |                       |                                            | <b>0.74</b>     | 0.8  | <b>0.86</b>     | V                      |
| EXT_BOOST Hysteresis Sink Current       | $I_{EXT\_BOOST\_HYS}$ |                                            | <b>2.4</b>      | 3.2  | <b>3.8</b>      | $\mu\text{A}$          |
| AUXVCC Boost Turn-Off Threshold Voltage |                       |                                            | <b>0.74</b>     | 0.8  | <b>0.86</b>     | V                      |
| AUXVCC Hysteresis Sink Current          | $I_{AUXVCC\_HYS}$     |                                            | <b>2.4</b>      | 3.2  | <b>3.8</b>      | $\mu\text{A}$          |

**Electrical Specifications** Refer to “Block Diagram” on page 4 and “Typical Application Schematics” on page 5. Operating Conditions Unless Otherwise Noted:  $V_{IN} = 12V$ , or  $V_{CC} = 4.5V \pm 10\%$ ,  $T_A = -40^\circ C$  to  $+85^\circ C$ . Typical are at  $T_A = +25^\circ C$ . **Boldface** limits apply over the operating temperature range,  $-40^\circ C$  to  $+85^\circ C$ . (Continued)

| PARAMETER                                      | SYMBOL              | TEST CONDITIONS                                               | MIN<br>(Note 6) | TYP   | MAX<br>(Note 6) | UNITS |
|------------------------------------------------|---------------------|---------------------------------------------------------------|-----------------|-------|-----------------|-------|
| <b>POWER-GOOD MONITOR</b>                      |                     |                                                               |                 |       |                 |       |
| Overvoltage Rising Trip Point                  | $V_{FB}/V_{REF}$    | Percentage of Reference Point                                 | <b>104</b>      | 110   | <b>116</b>      | %     |
| Overvoltage Rising Hysteresis                  | $V_{FB}/V_{OVTRIP}$ | Percentage Below OV Trip Point                                |                 | 3     |                 | %     |
| Undervoltage Falling Trip Point                | $V_{FB}/V_{REF}$    | Percentage of Reference Point                                 | <b>84</b>       | 90    | <b>96</b>       | %     |
| Undervoltage Falling Hysteresis                | $V_{FB}/V_{UVTRIP}$ | Percentage Above UV Trip Point                                |                 | 3     |                 | %     |
| PGOOD Rising Delay                             | $t_{PGOOD\_DELAY}$  | $f_{OSC} = 500\text{kHz}$                                     |                 | 2     |                 | ms    |
| PGOOD Leakage Current                          |                     | PGOOD HIGH, $V_{PGOOD} = 4.5V$                                |                 | 10    |                 | nA    |
| PGOOD Low Voltage                              | $V_{PGOOD}$         | PGOOD LOW, $I_{PGOOD} = 0.2\text{mA}$                         |                 | 0.10  |                 | V     |
| <b>OVERCURRENT PROTECTION</b>                  |                     |                                                               |                 |       |                 |       |
| Default Cycle-by-Cycle Current Limit Threshold | $I_{OC\_1}$         | $I_{LIMIT} = \text{GND or VCC or Floating}$                   | <b>3</b>        | 3.6   | <b>4.2</b>      | A     |
| Hiccup Current Limit Threshold                 | $I_{OC\_2}$         | Hiccup, $I_{OC\_2}/I_{OC\_1}$                                 |                 | 115   |                 | %     |
| <b>OVERVOLTAGE PROTECTION</b>                  |                     |                                                               |                 |       |                 |       |
| OV Latching-off Trip Point                     |                     | Percentage of Reference Point<br>$LG = UG = \text{LATCH LOW}$ |                 | 120   |                 | %     |
| OV Non-Latching-off Trip Point                 |                     | Percentage of Reference Point<br>$LG = UG = \text{LOW}$       |                 | 110   |                 | %     |
| OV Non-Latching-off Release Point              |                     | Percentage of Reference Point                                 |                 | 102.5 |                 | %     |
| <b>OVER-TEMPERATURE PROTECTION</b>             |                     |                                                               |                 |       |                 |       |
| Over-Temperature Trip Point                    |                     |                                                               |                 | 155   |                 | °C    |
| Over-Temperature Recovery Threshold            |                     |                                                               |                 | 140   |                 | °C    |

## NOTE:

6. Parameters with MIN and/or MAX limits are 100% tested at  $+25^\circ C$ , unless otherwise specified. Temperature limits established by characterization and are not production tested.

## Performance Curves



FIGURE 3. EFFICIENCY, SYNCHRONOUS BUCK, FORCED PWM MODE, 500kHz,  $V_{OUT} 5V$ ,  $T_A = +25^\circ C$



FIGURE 4. EFFICIENCY, SYNCHRONOUS BUCK, PFM MODE,  $V_{OUT} 5V$ ,  $T_A = +25^\circ C$

## Performance Curves (continued)

FIGURE 5. LINE REGULATION,  $V_{OUT}$  5V,  $T_A$  = +25°CFIGURE 6. LOAD REGULATION,  $V_{OUT}$  5V,  $T_A$  = +25°CFIGURE 7. EFFICIENCY, SYNCHRONOUS BUCK, FORCED PWM MODE, 500kHz,  $V_{OUT}$  3.3V,  $T_A$  = +25°CFIGURE 8. EFFICIENCY, SYNCHRONOUS BUCK, PFM MODE,  $V_{OUT}$  3.3V,  $T_A$  = +25°CFIGURE 9. INPUT QUIESCENT CURRENT UNDER NO LOAD, PFM MODE,  $V_{OUT}$  = 5VFIGURE 10. IC DIE TEMPERATURE UNDER +25°C AMBIENT TEMPERATURE, STILL AIR, 500kHz,  $I_O$  = 2A

## Performance Curves (continued)



FIGURE 11. IC DIE TEMPERATURE UNDER +25°C AMBIENT TEMPERATURE, STILL AIR, 500kHz, I<sub>0</sub> = 2.5A



FIGURE 12. SYNCHRONOUS BUCK MODE, V<sub>IN</sub> 36V, I<sub>0</sub> 2A, ENABLE ON



FIGURE 13. SYNCHRONOUS BUCK MODE, V<sub>IN</sub> 36V, I<sub>0</sub> 2A, ENABLE OFF



FIGURE 14. V<sub>IN</sub> 36V, PREBIASED START-UP



FIGURE 15. SYNCHRONOUS BUCK WITH FORCE PWM MODE, V<sub>IN</sub> 36V, I<sub>0</sub> 2A



FIGURE 16. V<sub>IN</sub> 24V, 0 TO 2A STEP LOAD, FORCE PWM MODE

## Performance Curves (continued)



FIGURE 17.  $V_{IN}$  24V, 80mA LOAD, PFM MODE



FIGURE 18.  $V_{IN}$  24V, 0 TO 2A STEP LOAD, PFM MODE



FIGURE 19. NON-SYNCHRONOUS BUCK, FORCE PWM MODE,  
 $V_{IN}$  12V, NO LOAD



FIGURE 20. NON-SYNCHRONOUS BUCK, FORCE PWM MODE,  
 $V_{IN}$  12V, 2A



FIGURE 21. BOOST BUCK MODE, BOOST INPUT STEP FROM  
36V TO 3V,  $V_{OUT\ BUCK}$  = 5V,  $I_{OUT\ BUCK}$  = 1A



FIGURE 22. BOOST BUCK MODE, BOOST INPUT STEP FROM  
3V TO 36V,  $V_{OUT\ BUCK}$  = 5V,  $I_{OUT\ BUCK}$  = 1A

## Performance Curves (continued)



FIGURE 23. BOOST BUCK MODE,  $V_0 = 9V$ ,  $I_0 = 1.8A$ , BOOST INPUT DROPS FROM 16V TO 9V DC

## Functional Description

### Initialization

Initially the ISL85402 continually monitors the voltage at EN pin. When the voltage on EN pin exceeds its rising ON threshold, the internal LDO will start up to build up VCC. After Power-On Reset (POR) circuits detect that VCC voltage has exceeded the POR threshold, the soft-start will be initiated.

### Soft-Start

The soft-start (SS) ramp is built up in the external capacitor on the SS pin that is charged by an internal  $5\mu A$  current source.

$$C_{SS}[\mu F] = 6.5 \cdot t_{SS}[S] \quad (\text{EQ. 1})$$

The SS ramp starts from 0 to voltage above 0.8V. Once SS reaches 0.8V, the bandgap reference takes over and IC gets into steady state operation.

The SS plays a vital role in the hiccup mode of operation. The IC works as cycle-by-cycle peak current limiting at over load condition. When a harsh con dit on occurs and the current in upper side MOSFET reach the second overcurrent threshold, the SS pin is pulled to ground and a dummy soft-start cycle is initiated. At dummy SS cycle, the current to charge soft-start cap is cut down to 1/5 of its normal value. So a dummy SS cycle takes 5x of the regular SS cycle. During the dummy SS period, the control loop is disabled and no PWM output. At the end of this cycle, it will start the normal SS. The hiccup mode persist until the second overcurrent threshold is no longer reached.

The ISL85402 is capable of starting up with prebiased output.

### PWM Control

Pulling the MODE pin to GND will set the IC in forced PWM mode. The ISL85402 employ the peak current mode PWM control for fast transient response and cycle-by-cycle current limiting. See "Block Diagram" on page 4.

The PWM operation is initialized by the clock from the oscillator. The upper MOSFET is turned on by the clock at the beginning of a PWM cycle and the current in the MOSFET starts to ramp up. When the sum of the current sense signal and the slope compensation signal reaches the error amplifier output voltage level, the PWM comparator is trigger to shut down the PWM logic to turn off the high-side MOSFET. The high-side MOSFET stays off until the next clock signal comes for next cycle.

The output voltage is sensed by a resistor divider from  $V_{OUT}$  to FB pin. The difference between FB voltage and 0.8V reference is amplified and compensated to generate the error voltage signal at COMP pin. Then the COMP pin signal is compared with the current ramp signal to shut down the PWM.

### PFM Mode Operation

To pull the MODE pin HIGH ( $>2.5V$ ) or leave the MODE pin floating will set the IC to have PFM (Pulse Frequency Modulation) operation in light load. In PFM mode, the switching frequency is dramatically reduced to minimize the switching loss. The ISL85402 enters PFM mode when the MOSFET peak current is lower than the PWM/PFM boundary current threshold. This threshold is 700mA as default when there is no programming resistor at MODE pin.

The current threshold for PWM/PFM boundary can be programmed by choosing the MODE pin resistor value calculated from Equation 2, where  $IPFM$  is the desired PWM/PFM boundary current threshold and  $R_{MODE}$  is the programming resistor.

$$R_{MODE} = \frac{118500}{IPFM + 0.2} \quad (\text{EQ. 2})$$

FIGURE 24. R<sub>MODE</sub> vs I<sub>PFM</sub>

## Synchronous and Non-Synchronous Buck

The ISL85402 supports both Synchronous and non-synchronous buck operations. For a non-synchronous buck operation when a power diode is used as the low-side power device, the LGATE driver can be disabled with LGATE connected to VCC (before IC start-up).

## Input Voltage

With the part switching, the operating ISL85402 input voltage must be under 36V. This recommendation allows for short voltage ringing spikes (within a couple of ns time range) due to part switching while not exceeding the 44V as Absolute Maximum Ratings.

## Output Voltage

The ISL85402 output voltage can be programmed down to 0.8V by a resistor divider from V<sub>OUT</sub> to FB. The maximum achievable voltage is (V<sub>IN</sub>\*D<sub>MAX</sub> - V<sub>DROP</sub>), where V<sub>DROP</sub> is the voltage drop in the power path including mainly the MOSFET r<sub>DS(ON)</sub> and inductor DCR. The maximum duty cycle D<sub>MAX</sub> is decided by (1/Fs - t<sub>MIN(OFF)</sub>).

## Output Current

With the high-side MOSFET integrated, the maximum output current, which the ISL85402 can support is decided by the package and many operating conditions. Thus, including input voltage, output voltage, duty cycle, switching frequency and temperature, etc. Note the following points.

- The maximum DC output current is 5A limited by the package.
- From the thermal perspective, the die temperature shouldn't exceed +125°C with the power loss dissipated inside of the IC. Figures 10 and 11 show the thermal performance of this part operating at different conditions.

Figures 10 and 11 shows 2A and 2.5A applications under +25°C still air conditions over V<sub>IN</sub> range. The temperature rise data in these Figures can be used to estimate the die temperature at different ambient temperatures under various operating conditions. Note that more temperature rise is expected at higher ambient temperature due to more conduction loss caused by r<sub>DS(ON)</sub> increase.

Generally, the part can output 2.5A in typical application condition V<sub>IN</sub> 8~30V, V<sub>O</sub> 5V, 500kHz, still air and +85°C ambient conditions. For any other operating conditions, refer to the previous mentioned thermal curves to estimate the maximum

output current. The output current should be derated under any conditions causing the die temperature exceeding +125°C.

Basically, the die temperature equals to the sum of ambient temperature and the temperature rise resulting from the power dissipated the IC package with a certain junction to ambient thermal impedance θ<sub>JA</sub>. The power dissipated in the IC is related to the MOSFET switching loss, conduction loss and the internal LDO loss. Besides the load, these losses are also related to input voltage, output voltage, duty cycle, switching frequency and temperature. With exposed pad at bottom, the heat of the IC mainly goes through the bottom pad and θ<sub>JA</sub> is greatly reduced. The θ<sub>JA</sub> is highly related to layout and air flow conditions. In layout, multiple vias (≥9) are strongly recommended in the IC bottom pad. And the bottom pad with its vias should be placed in ground copper plane with area as large as possible multiple layers. The θ<sub>JA</sub> can be reduced further with air flow. Refer to Figures 8 and 9 for the thermal performance with 100 CFM air flow.

## Boost Converter Operation

“Typical Application Schematic III - Boost Buck Converter” on page 5, shows the circuits where the boost works as a pre-stage to provide input to the following Buck stage. This is for applications when the input voltage could drop to a very low voltage in some constants (in some battery powered systems as for example), causing the output voltage drops out of regulation. The boost converter can be enabled to boost the input voltage up to keep the output voltage in regulation. When system input voltage recovers back to normal, the boost stage is disabled while only the buck stage is switching.

EXT\_BOOST pin is used to set boost mode and monitor the boost input voltage. At IC start-up before soft-start, the controller will be latched in boost mode when the voltage is on above 200mV; it will latch in synchronous buck mode if voltage on this pin is below 200mV. In boost mode the low-side driver output PWM has the same PWM signal with the buck regulator.

In boost mode, the EXT\_BOOST pin is used to monitor boost output voltage to turn on and turn off the boost PWM. The AUXVCC pin is used to monitor the boost output voltage to turn on and turn off the boost PWM.

Referring to Figure 25 on page 14, a resistor divider from boost input voltage to EXT\_BOOST pin is used to detect the boost input voltage. When the voltage on EXT\_BOOST pin is below 0.8V, the boost PWM is enabled with a fixed 500μs soft-start and the boost duty cycle increase linearly from t<sub>MIN(ON)</sub>\*Fs to ~50%, and a 3μA sinking current is enabled at EXT\_BOOST pin for hysteresis purpose. When the voltage on the EXT\_BOOST pin recovers to be above 0.8V, the boost PWM is disabled immediately. Use Equation 3 to calculate the upper resistor R<sub>UP</sub> (R1 in Figure 25) for a desired hysteresis V<sub>HYS</sub> at boost input voltage.

$$R_{UP} [M\Omega] = \frac{V_{HYS}}{3[\mu A]} \quad (EQ. 3)$$

Use Equation 4 to calculate the lower resistor R<sub>LOW</sub> (R2 in Figure 25) according to a desired boost enable threshold.

$$R_{LOW} = \frac{R_{UP} \cdot 0.8}{VFTH - 0.8} \quad (EQ. 4)$$

Where  $V_{FTH}$  is the desired falling threshold on boost input voltage to turn on the boost,  $3\mu A$  is the hysteresis current, and  $0.8V$  is the reference voltage to be compared with.

Note the boost start-up threshold has to be selected in a way that the buck is operating working well and kept in close loop regulation before boost start-up. Otherwise, large in-rush current at boost start-up could occur at boost input due to the buck open loop saturation.

Similarly, a resistor divider from boost output voltage to AUXVCC pin is used to detect the boost output voltage. When the voltage on AUXVCC pin is below  $0.8V$ , the boost PWM is enabled with a fixed  $500\mu s$  soft-start, and a  $3\mu A$  sinking current is enabled at AUXVCC pin for hysteresis purposes. When the voltage on the AUXVCC pin recovers to be above  $0.8V$ , the boost PWM is disabled immediately. Use Equation 3 to calculate the upper resistor  $R_{UP}$  ( $R_3$  in Figure 25) according to a desired hysteresis  $V_{HY}$  at boost output voltage. Use Equation 4 to calculate the lower resistor  $R_{LOW}$  ( $R_4$  in Figure 25) according to a desired boost enable threshold at boost output.

Assuming  $V_{BAT}$  is the boost input voltage,  $V_{OUT BST}$  is the boost output voltage and  $V_{OUT}$  is the buck output voltage, the steady state transfer function are:

$$V_{OUT BST} = \frac{1}{1-D} \cdot V_{BAT} \quad (\text{EQ. 5})$$

$$V_{OUT} = D \cdot V_{OUT BST} = \frac{D}{1-D} \cdot V_{BAT} \quad (\text{EQ. 6})$$

From Equations 5 and 6, Equation 7 can be derived to estimate the steady state boost output voltage as function of  $V_{BAT}$  and  $V_{OUT}$ :

$$V_{OUT BST} = V_{BAT} + V_{OUT} \quad (\text{EQ. 7})$$

After the IC starts up, the boost buck converters can keep working when the battery voltage drops extremely low because the IC's bias (VCC) LDO is powered by the boost output. For example, a  $3.3V$  output application, battery drops to  $2V$ , VIN pin voltage is powered by



FIGURE 25. BOOST CONVERTER CONTROL

the boost output voltage that is  $5.2V$  (Equation 7), meaning the VIN pin (buck input) still sees  $5.2V$  to keep the IC working.

Note in the previous mentioned case, the boost input current could be high because the input voltage is very low ( $V_{IN} \cdot I_{IN} = V_{OUT} \cdot I_{OUT} \cdot \text{Efficiency}$ ). If the design is to achieve the low input operation with full load, the inductor and MOSFET have to be selected to be with enough current ratings to handle the high current appearing at boost input. The boost inductor current are the same with the boost input current, which can be estimated as Equation 8, where  $P_{OUT}$  is the output power,  $V_{BAT}$  is the boost input voltage,  $\text{EFF}$  is the estimated efficiency of the whole boost and buck stages.

$$I_{L_{IN}} = \frac{P_{OUT}}{V_{BAT} \cdot \text{EFF}} \quad (\text{EQ. 8})$$

Based on the same concerns of boost input current, the IC should be disabled before the boost input voltage rise above a certain level.

PFM is not available in boost mode.

## Oscillator and Synchronization

The oscillator has a default frequency of  $500\text{kHz}$  with FS pin connected to VCC, or ground, or floating. The frequency can be programmed to any frequency between  $200\text{kHz}$  and  $2.2\text{MHz}$  with a resistor from FS pin to GND.

$$R_{FS}[\text{k}\Omega] = \frac{145000 - 16 \cdot \text{FS}[\text{kHz}]}{\text{FS}[\text{kHz}]} \quad (\text{EQ. 9})$$

FIGURE 26.  $R_{FS}$  vs FREQUENCY

With the SYNC pins simply connected together, multiple ISL85402s can be synchronized. The slave ICs automatically have 180° phase shift with respect to the master IC.

With an external square pulse waveform (with frequency 10% higher than the local frequency, 10% to 90% duty cycle and pulse width higher than 150ns) on SYNC pin. Thus, the ISL85402 will synchronize its switching frequency to the fundamental frequency of the input waveform. The internal oscillator synchronizes with the leading edge of the input signal. The rising edge of UGATE PWM is delayed by 180° from the leading edge of the external clock signal.

## Fault Protection

### Overcurrent Protection

The overcurrent function protects against any overload condition and output short at worst case, by monitoring the current flowing through the upper MOSFET.

There are 2 current limiting thresholds. The first one  $I_{OC1}$  is to limit the high-side MOSFET peak current cycle-by-cycle. The current limit threshold is set to default at 3.6A with ILIMIT pin connected to GND or VCC, or left open. The current limit threshold can also be programmed by a resistor  $R_{LIM}$  at ILIMIT pin to ground. Use Equation 10 to calculate the resistor.

$$R_{LIM} = \frac{300000}{I_{OC1}[A] + 0.018} \quad (\text{EQ. 10})$$

Note that  $I_{OC1}$  is higher with lower  $R_{LIM}$ .  $I_{OC1}$  reaches its maximum 5.4A with  $R_{LIM}$  at 54.9k (TYP). With  $R_{LIM}$  lower than 54.9k (TYP), the OC limit goes to its default value of 3.6A (TYP).

The second current protection threshold  $I_{OC2}$  is 15% higher than  $I_{OC1}$  mentioned previously. Upon instant when the high-side MOSFET current reaches  $I_{OC2}$ , the PWM is shut off after 2-cycle delay and the IC enters hiccup mode. In hiccup mode, the PWM is disabled for dummy soft-start duration equaling to 5 regular soft-start periods. After this dummy soft-start cycle, the true soft-start cycle is attempted again. The  $I_{OC2}$  offers a robust and reliable protections against the worst case conditions.

The frequency foldback is implemented for the ISL85402. When overcurrent limiting, the switching frequency is reduced to be proportional to output voltage in order to keep the inductor current under limit threshold during overload condition. The low limit of frequency under frequency foldback operation is 40kHz.

FIGURE 27.  $R_{LIM}$  vs  $I_{OC1}$ 

### Overvoltage Protection

If the voltage detected on the FB pin is over 110% of reference, the high-side and low-side driver shuts down immediately and won't be allowed on until FB voltage drops to 0.8V. When the FB voltage drops to 0.8V, the drivers are released to ON. If the 120% overvoltage threshold is reached, the high-side and low-side driver shuts down immediately and the IC is latched off. The IC has to be reset for restart.

### Thermal Protection

The ISL85402 PWM will be disabled if the junction temperature reaches +155°C. A +15°C hysteresis insures that the device will not restart until the junction temperature drops below +140°C.

## Component Selections

### Output Capacitors

Output capacitors are required to filter the inductor current and supply the load transient current.

All ceramic output capacitors are achievable with this IC. Also in some applications, the aluminum electrolytic type capacitors are added to the output to provide better load transient and longer holdup time for the load. When low cost, high ESR aluminum capacitor is used at output, a ceramic capacitor (2.2µF to 10µF) is recommended to handle the ripple current and reduce the total equivalent ESR effectively.

### Input Capacitors

Depending on the system input power rail conditions, the aluminum electrolytic type capacitor is normally needed to provide the stable input voltage. Thus, restrict the switching frequency pulse current in small area over the input traces for better EMC performance. The input capacitor should be able to handle the RMS current from the switching power devices.

Ceramic capacitors must be used at VIN pin of the IC and multiple capacitors including 1µF and 0.1µF are recommended. Place these capacitors as closely as possible to the IC.

## Buck Output Inductor

Generally the inductor should filter the current ripple to be 30~50% of the regulator's maximum average output current. The low DCR inductor should be selected for the highest efficiency and the inductor saturation current rating should be higher than the highest transient expected.

## Low-Side Power MOSFET

In Synchronous buck application, a power N-MOSFET is needed as the synchronous low-side MOSFET and it must have low  $r_{DS(ON)}$ , low  $R_g$  ( $R_{g\_typ} < 1.5\Omega$  recommended),  $V_{gth}$  ( $V_{gth\_min} \geq 1.2V$ ) and  $Q_{gd}$ . A good example is BSZ100N06LS3G.

## Output Voltage Feedback Resistor Divider

The output voltage can be programmed down to 0.8V by a resistor divider from  $V_{OUT}$  to FB according to Equation 11.

$$V_{OUT} = 0.8 \cdot \left( 1 + \frac{R_{UP}}{R_{LOW}} \right) \quad (\text{EQ. 11})$$

In an application requiring least input quiescent current, large resistors should be used for the divider. 232k is recommended for the upper resistor.

## Compensation Network

With peak current mode control, Type II compensation is normally used for most of the applications. But in applications to achieve higher bandwidth, Type III is better.

Note that in an application where PFM mode is desired and type III compensation network is used, the value of the capacitor between COMP pin and FB pin (not the capacitor in series with the resistor between COMP and FB) should be minimal to reduce the noise coupling for proper PFM operations. 10pF is recommended for this capacitor between COMP and FB at PFM applications. Thus, a capacitor ( $<1nF$ ) at FB pin to ground helps the proper PFM mode operation.

## Boost Inductor

Besides the need to sustain the current ripple to be within a certain range (30% to 50%), the boost inductor current at its soft-start is a more important perspective to be considered in selection of the boost inductor. Each time the boost starts up, there is a fixed 500 $\mu$ s soft-start time when the duty cycle increases linearly from  $t_{MIN(ON)} \cdot F_s$  to ~50%. Before and after boost start-up, the boost output voltage will jump from  $V_{IN\_BOOST}$  to voltage ( $V_{IN\_BOOST} + V_{OUT\_BUCK}$ ). The design target in boost soft-start is to ensure the boost input current is sustained to minimum but capable to charge the boost output voltage to have a voltage step equaling to  $V_{OUT\_BUCK}$ . A big inductor will block the inductor current to increase and not high enough to be able to charge the output capacitor to the final steady state value ( $V_{IN\_BOOST} + V_{OUT\_BUCK}$ ) within 500 $\mu$ s. A 6.8 $\mu$ H inductor is a good starting point for its selection in design. The boost inductor current at start-up must be checked by oscilloscope to ensure it is under acceptable range.

## Boost Output Capacitor

Based on the same theory in boost start-up described previously in boost inductor selection, a large capacitor at boost output will cause high in-rush current at boost PWM start-up. 22 $\mu$ F is a good choice for applications with buck output voltage less than 10V. Also some minimum amount of capacitance has to be used in boost output to keep the system stable.

## Layout Suggestions

1. Put the input ceramic capacitors at the closest place to the IC VIN pin and power ground connecting to power MOSFET or Diode. Keep this loop (input ceramic capacitor, IC VIN pin and MOSFET/Diode) as tiny as possible to achieve the least voltage spikes induced by the trace parasitic inductance.
2. Put the input aluminum capacitors close to IC VIN pin.
3. Keep the phase node copper area small but large enough to handle the load current.
4. Put the output ceramic and aluminum capacitors also close to the power stage components.
5. Put vias ( $\geq 9$ ) in the bottom pad of the IC. The bottom pad should be placed in ground copper plane with area as large as possible in multiple layers to effectively reduce the thermal impedance.
6. Put the 4.7 $\mu$ F ceramic decoupling capacitor at VCC pin the closest place to the IC. And put multiple vias ( $\geq 3$ ) right close to the ground pad of this capacitor.
7. Keep the bootstrap capacitor close to the IC.
8. Keep the LGATE drive trace as short as possible and try to avoid use via in LGATE drive path to achieve the lowest impedance.
9. Put the positive voltage sense trace close to the place to be strictly regulated.
10. Put all the peripheral control components close to the IC.



FIGURE 28. PCB VIA PATTERN

## Revision History

The revision history provided is for informational purposes only and is believed to be accurate, but not warranted. Please go to web to make sure you have the latest revision.

| DATE      | REVISION | CHANGE          |
|-----------|----------|-----------------|
| 9/29/2011 | FN7640.0 | Initial Release |

## Products

Intersil Corporation is a leader in the design and manufacture of high-performance analog semiconductors. The Company's products address some of the industry's fastest growing markets, such as, flat panel displays, cell phones, handheld products, and notebooks. Intersil's product families address power management and analog signal processing functions. Go to [www.intersil.com/products](http://www.intersil.com/products) for a complete list of Intersil product families.

For a complete listing of Applications, Related Documentation and Related Parts, please see the respective device information page on [intersil.com](http://intersil.com): **ISL85402**

To report errors or suggestions for this datasheet, please go to: [www.intersil.com/askourstaff](http://www.intersil.com/askourstaff)

FITs are available from our website at: <http://rel.intersil.com/reports/search.php>

For additional products, see [www.intersil.com/product\\_tree](http://www.intersil.com/product_tree)

---

Intersil products are manufactured, assembled and tested utilizing ISO9000 quality systems as noted in the quality certifications found at [www.intersil.com/design/quality](http://www.intersil.com/design/quality)

---

Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

---

For information regarding Intersil Corporation and its products, see [www.intersil.com](http://www.intersil.com)

## Package Outline Drawing

L20.4x4C

20 LEAD QUAD FLAT NO-LEAD PLASTIC PACKAGE

Rev 0, 11/06



TOP VIEW



BOTTOM VIEW



TYPICAL RECOMMENDED LAND PATTERN



DETAIL "X"

## NOTES:

1. Dimensions are in millimeters.  
Dimensions in ( ) for Reference Only.
2. Dimensioning and tolerancing conform to AMSE Y14.5m-1994.
3. Unless otherwise specified, tolerance: Decimal  $\pm 0.05$
4. Dimension b applies to the metallized terminal and is measured between 0.15mm and 0.30mm from the terminal tip.
5. Tiebar shown (if present) is a non-functional feature.
6. The configuration of the pin #1 identifier is optional, but must be located within the zone indicated. The pin #1 identifier may be either a mold or mark feature.